taglinefilesource code
reg96arch/alpha/kernel/bios32.cunsigned int base, mask, size, reg;
reg101arch/alpha/kernel/bios32.cfor (reg = PCI_BASE_ADDRESS_0; reg <= PCI_BASE_ADDRESS_5; reg += 4) {
reg106arch/alpha/kernel/bios32.cpcibios_write_config_dword(bus->number, dev->devfn, reg,
reg108arch/alpha/kernel/bios32.cpcibios_read_config_dword(bus->number, dev->devfn, reg, &base);
reg129arch/alpha/kernel/bios32.creg, base | 0x1);
reg151arch/alpha/kernel/bios32.creg += 4;  /* skip extra 4 bytes */
reg208arch/alpha/kernel/bios32.creg, base);
reg70arch/alpha/kernel/ptrace.c#define PT_REG(reg)  (PAGE_SIZE - sizeof(struct pt_regs)  \
reg71arch/alpha/kernel/ptrace.c+ (long)&((struct pt_regs *)0)->reg)
reg72arch/alpha/kernel/ptrace.c#define SW_REG(reg)  (PAGE_SIZE - sizeof(struct pt_regs)  \
reg74arch/alpha/kernel/ptrace.c+ (long)&((struct switch_stack *)0)->reg)
reg144arch/alpha/kernel/traps.casmlinkage void do_entUna(void * va, unsigned long opcode, unsigned long reg,
reg156arch/alpha/kernel/traps.cregs.pc - 4, va, opcode, reg);
reg165arch/alpha/kernel/traps.cif (reg >= 16 && reg <= 18)
reg166arch/alpha/kernel/traps.creg += 19;
reg169arch/alpha/kernel/traps.c*(reg+regs.regs) = (int) ldl_u(va);
reg172arch/alpha/kernel/traps.c*(reg+regs.regs) = ldq_u(va);
reg175arch/alpha/kernel/traps.cstl_u(*(reg+regs.regs), va);
reg178arch/alpha/kernel/traps.cstq_u(*(reg+regs.regs), va);
reg182arch/alpha/kernel/traps.cregs.pc, va, opcode, reg);
reg201arch/alpha/kernel/traps.casmlinkage void do_entUnaUser(void * va, unsigned long opcode, unsigned long reg,
reg217arch/alpha/kernel/traps.c*pc_addr - 4, va, opcode, reg);
reg242arch/alpha/kernel/traps.cif (reg < 9) {
reg243arch/alpha/kernel/traps.creg_addr += 7 + reg;      /* v0-t7 in SAVE_ALL frame */
reg244arch/alpha/kernel/traps.c} else if (reg < 16) {
reg245arch/alpha/kernel/traps.creg_addr += (reg - 9);      /* s0-s6 in entUna frame */
reg246arch/alpha/kernel/traps.c} else if (reg < 19) {
reg247arch/alpha/kernel/traps.creg_addr += 7 + 20 + 3 + (reg - 16);  /* a0-a2 in PAL frame */
reg248arch/alpha/kernel/traps.c} else if (reg < 29) {
reg249arch/alpha/kernel/traps.creg_addr += 7 + 9 + (reg - 19);    /* a3-at in SAVE_ALL frame */
reg251arch/alpha/kernel/traps.cswitch (reg) {
reg276arch/alpha/kernel/traps.cif (reg == 30 && dir == VERIFY_WRITE) {
reg2866drivers/block/ide.cunsigned short reg;
reg2869drivers/block/ide.cif ((rc = pcibios_read_config_word (bus, fn, PCI_COMMAND, &reg))) {
reg2871drivers/block/ide.c} else if (!(reg & 1)) {
reg2874drivers/block/ide.cif ((rc = pcibios_read_config_word(bus, fn, 0x40, &reg))
reg2875drivers/block/ide.c|| (rc =  pcibios_write_config_word(bus, fn, 0x40, reg & 0xdfff)))
reg217drivers/char/scc.cInReg(register io_port port, register unsigned char reg)
reg221drivers/char/scc.cOutb(port, reg);
reg227drivers/char/scc.cOutb(port, reg);
reg233drivers/char/scc.cOutReg(register io_port port, register unsigned char reg, register unsigned char val)
reg236drivers/char/scc.cOutb(port, reg); udelay(5);
reg239drivers/char/scc.cOutb(port, reg);
reg245drivers/char/scc.cwr(register struct scc_channel *scc, register unsigned char reg, register unsigned char val)
reg247drivers/char/scc.cOutReg(scc->ctrl, reg, (scc->wreg[reg] = val));
reg251drivers/char/scc.cor(register struct scc_channel *scc, register unsigned char reg, register unsigned char val)
reg253drivers/char/scc.cOutReg(scc->ctrl, reg, (scc->wreg[reg] |= val));
reg257drivers/char/scc.ccl(register struct scc_channel *scc, register unsigned char reg, register unsigned char val)
reg259drivers/char/scc.cOutReg(scc->ctrl, reg, (scc->wreg[reg] &= ~val));
reg158drivers/net/atp.hwrite_reg(short port, unsigned char reg, unsigned char value)
reg161drivers/net/atp.houtb(EOC | reg, port + PAR_DATA);
reg162drivers/net/atp.houtval = WrAddr | reg;
reg177drivers/net/atp.hwrite_reg_high(short port, unsigned char reg, unsigned char value)
reg179drivers/net/atp.hunsigned char outval = EOC | HNib | reg;
reg197drivers/net/atp.hwrite_reg_byte(short port, unsigned char reg, unsigned char value)
reg200drivers/net/atp.houtb(EOC | reg, port + PAR_DATA);   /* Reset the address register. */
reg201drivers/net/atp.houtval = WrAddr | reg;
reg402drivers/net/de620.cde620_set_register(struct device *dev, byte reg, byte value)
reg405drivers/net/de620.coutb(reg, DATA_PORT);
reg412drivers/net/de620.cde620_get_register(struct device *dev, byte reg)
reg416drivers/net/de620.cde620_send_command(dev,reg);
reg340drivers/net/hp100.h#define hp100_inb( reg ) \
reg341drivers/net/hp100.hinb( ioaddr + HP100_REG_##reg )
reg342drivers/net/hp100.h#define hp100_inw( reg ) \
reg343drivers/net/hp100.hinw( ioaddr + HP100_REG_##reg )
reg344drivers/net/hp100.h#define hp100_inl( reg ) \
reg345drivers/net/hp100.hinl( ioaddr + HP100_REG_##reg )
reg346drivers/net/hp100.h#define hp100_outb( data, reg ) \
reg347drivers/net/hp100.houtb( data, ioaddr + HP100_REG_##reg )
reg348drivers/net/hp100.h#define hp100_outw( data, reg ) \
reg349drivers/net/hp100.houtw( data, ioaddr + HP100_REG_##reg )
reg350drivers/net/hp100.h#define hp100_outl( data, reg ) \
reg351drivers/net/hp100.houtl( data, ioaddr + HP100_REG_##reg )
reg352drivers/net/hp100.h#define hp100_orb( data, reg ) \
reg353drivers/net/hp100.houtb( inb( ioaddr + HP100_REG_##reg ) | (data), ioaddr + HP100_REG_##reg )
reg354drivers/net/hp100.h#define hp100_orw( data, reg ) \
reg355drivers/net/hp100.houtw( inw( ioaddr + HP100_REG_##reg ) | (data), ioaddr + HP100_REG_##reg )
reg356drivers/net/hp100.h#define hp100_andb( data, reg ) \
reg357drivers/net/hp100.houtb( inb( ioaddr + HP100_REG_##reg ) & (data), ioaddr + HP100_REG_##reg )
reg358drivers/net/hp100.h#define hp100_andw( data, reg ) \
reg359drivers/net/hp100.houtw( inw( ioaddr + HP100_REG_##reg ) & (data), ioaddr + HP100_REG_##reg )
reg110drivers/net/ni65.c#define writereg(val,reg) {outw(reg,PORT+L_ADDRREG);inw(PORT+L_ADDRREG); \
reg112drivers/net/ni65.c#define readreg(reg) (outw(reg,PORT+L_ADDRREG),inw(PORT+L_ADDRREG),\
reg508drivers/pci/pci.cint reg, len = 0;
reg592drivers/pci/pci.cfor (reg = PCI_BASE_ADDRESS_0; reg <= PCI_BASE_ADDRESS_5; reg += 4) {
reg596drivers/pci/pci.cpcibios_read_config_dword(bus, devfn, reg, &l);
reg622drivers/pci/pci.creg += 4;
reg623drivers/pci/pci.cpcibios_read_config_dword(bus, devfn, reg, &l);
reg75drivers/scsi/g_NCR5380.h#define NCR5380_read(reg) (inb(port + (reg)))
reg76drivers/scsi/g_NCR5380.h#define NCR5380_write(reg, value) (outb((value), (port + (reg))))
reg492drivers/scsi/pas16.cregister unsigned short reg = (unsigned short) (instance->io_port + 
reg498drivers/scsi/pas16.cinsb( reg, d, i );
reg525drivers/scsi/pas16.cregister unsigned short reg = (instance->io_port + P_DATA_REG_OFFSET);
reg530drivers/scsi/pas16.coutsb( reg, s, i );
reg162drivers/scsi/pas16.h#define PAS16_io_port(reg) ( io_port + pas16_offset[(reg)] )
reg165drivers/scsi/pas16.h#define NCR5380_read(reg) ( inb(PAS16_io_port(reg)) )
reg166drivers/scsi/pas16.h#define NCR5380_write(reg, value) ( outb((value),PAS16_io_port(reg)) )
reg168drivers/scsi/pas16.h#define NCR5380_read(reg)            \
reg170drivers/scsi/pas16.h, instance->hostno, (reg), PAS16_io_port(reg))), inb( PAS16_io_port(reg)) )
reg172drivers/scsi/pas16.h#define NCR5380_write(reg, value)           \
reg174drivers/scsi/pas16.hinstance->hostno, (value), (reg), PAS16_io_port(reg)),  \
reg175drivers/scsi/pas16.houtb( (value),PAS16_io_port(reg) ) )
reg323drivers/scsi/t128.cregister unsigned char *reg = (unsigned char *) (instance->base + 
reg335drivers/scsi/t128.c*d++ = *reg;
reg367drivers/scsi/t128.cregister unsigned char *reg = (unsigned char *) (instance->base + 
reg378drivers/scsi/t128.c*reg = *s++;
reg139drivers/scsi/t128.h#define T128_address(reg) (base + T_5380_OFFSET + ((reg) * 0x20))
reg142drivers/scsi/t128.h#define NCR5380_read(reg) (*(T128_address(reg)))
reg143drivers/scsi/t128.h#define NCR5380_write(reg, value) (*(T128_address(reg)) = (value))
reg145drivers/scsi/t128.h#define NCR5380_read(reg)            \
reg147drivers/scsi/t128.h, instance->hostno, (reg), T128_address(reg))), *(T128_address(reg)))
reg149drivers/scsi/t128.h#define NCR5380_write(reg, value) {          \
reg151drivers/scsi/t128.hinstance->hostno, (value), (reg), T128_address(reg));  \
reg152drivers/scsi/t128.h*(T128_address(reg)) = (value);          \
reg322drivers/scsi/ultrastor.cstatic inline unsigned char xchgb(unsigned char reg,
reg325drivers/scsi/ultrastor.c__asm__ ("xchgb %0,%1" : "=q" (reg), "=m" (*mem) : "0" (reg));
reg326drivers/scsi/ultrastor.creturn reg;
reg131drivers/sound/ad1848.cad_read (ad1848_info * devc, int reg)
reg142drivers/sound/ad1848.coutb ((unsigned char) (reg & 0xff) | devc->MCE_bit, io_Index_Addr (devc));
reg151drivers/sound/ad1848.cad_write (ad1848_info * devc, int reg, int data)
reg161drivers/sound/ad1848.coutb ((unsigned char) (reg & 0xff) | devc->MCE_bit, io_Index_Addr (devc));
reg257drivers/sound/gus_wave.cgus_write8 (int reg, unsigned int data)
reg264drivers/sound/gus_wave.coutb (reg, u_Command);
reg271drivers/sound/gus_wave.cgus_read8 (int reg)
reg278drivers/sound/gus_wave.coutb (reg | 0x80, u_Command);
reg286drivers/sound/gus_wave.cgus_look8 (int reg)
reg293drivers/sound/gus_wave.coutb (reg, u_Command);
reg301drivers/sound/gus_wave.cgus_write16 (int reg, unsigned int data)
reg308drivers/sound/gus_wave.coutb (reg, u_Command);
reg317drivers/sound/gus_wave.cgus_read16 (int reg)
reg325drivers/sound/gus_wave.coutb (reg | 0x80, u_Command);
reg336drivers/sound/gus_wave.cgus_write_addr (int reg, unsigned long address, int is16bit)
reg355drivers/sound/gus_wave.cgus_write16 (reg, (unsigned short) ((address >> 7) & 0xffff));
reg356drivers/sound/gus_wave.cgus_write16 (reg + 1, (unsigned short) ((address << 9) & 0xffff));
reg359drivers/sound/gus_wave.cgus_write16 (reg, (unsigned short) ((address >> 7) & 0xffff));
reg360drivers/sound/gus_wave.cgus_write16 (reg + 1, (unsigned short) ((address << 9) & 0xffff));
reg249drivers/sound/sb_mixer.cint             reg, val;
reg285drivers/sound/sb_mixer.creg = smw_mix_regs[dev];
reg286drivers/sound/sb_mixer.cif (reg == 0)
reg288drivers/sound/sb_mixer.csb_setmixer (reg, (24 - (24 * left / 100)) | 0x20);  /* 24=mute, 0=max */
reg289drivers/sound/sb_mixer.csb_setmixer (reg + 1, (24 - (24 * right / 100)) | 0x40);
reg171drivers/sound/sound_calls.hunsigned char gus_read8 (int reg);
reg172drivers/sound/sound_calls.hvoid gus_write8(int reg, unsigned int data);
reg127drivers/sound/sscape.csscape_read (struct sscape_info *devc, int reg)
reg134drivers/sound/sscape.coutb (reg, PORT (ODIE_ADDR));
reg141drivers/sound/sscape.csscape_write (struct sscape_info *devc, int reg, int data)
reg147drivers/sound/sscape.coutb (reg, PORT (ODIE_ADDR));
reg440fs/proc/array.c# define PT_REG(reg)    (PAGE_SIZE - sizeof(struct pt_regs)  \
reg441fs/proc/array.c+ (long)&((struct pt_regs *)0)->reg)
reg18include/asm-alpha/io.hunsigned long  *reg;
reg39include/asm-alpha/io.h*hae.reg = new_hae;
reg49include/asm-alpha/reg.h#define CORE_REG(reg, ubase) \
reg50include/asm-alpha/reg.h(((unsigned long *)((unsigned long)(ubase)))[reg])
reg206include/asm-i386/smp.hextern __inline void apic_write(unsigned long reg, unsigned long v)
reg208include/asm-i386/smp.h*((unsigned long *)(apic_reg+reg))=v;
reg211include/asm-i386/smp.hextern __inline unsigned long apic_read(unsigned long reg)
reg213include/asm-i386/smp.hreturn *((unsigned long *)(apic_reg+reg));
reg54include/asm-sparc/kgdb.h#define SAVE_KGDB_GLOBALS(reg) \
reg55include/asm-sparc/kgdb.hstd     %g0, [%reg + STACKFRAME_SZ + KGDB_G0]; \
reg56include/asm-sparc/kgdb.hstd     %g2, [%reg + STACKFRAME_SZ + KGDB_G2]; \
reg57include/asm-sparc/kgdb.hstd     %g4, [%reg + STACKFRAME_SZ + KGDB_G4]; \
reg58include/asm-sparc/kgdb.hstd     %g6, [%reg + STACKFRAME_SZ + KGDB_G6];
reg60include/asm-sparc/kgdb.h#define SAVE_KGDB_INS(reg) \
reg61include/asm-sparc/kgdb.hstd     %i0, [%reg + STACKFRAME_SZ + KGDB_I0]; \
reg62include/asm-sparc/kgdb.hstd     %i2, [%reg + STACKFRAME_SZ + KGDB_I2]; \
reg63include/asm-sparc/kgdb.hstd     %i4, [%reg + STACKFRAME_SZ + KGDB_I4]; \
reg64include/asm-sparc/kgdb.hstd     %i6, [%reg + STACKFRAME_SZ + KGDB_I6];
reg66include/asm-sparc/kgdb.h#define SAVE_KGDB_SREGS(reg, reg_y, reg_psr, reg_wim, reg_tbr, reg_pc, reg_npc) \
reg67include/asm-sparc/kgdb.hst      %reg_y, [%reg + STACKFRAME_SZ + KGDB_Y]; \
reg68include/asm-sparc/kgdb.hst      %reg_psr, [%reg + STACKFRAME_SZ + KGDB_PSR]; \
reg69include/asm-sparc/kgdb.hst      %reg_wim, [%reg + STACKFRAME_SZ + KGDB_WIM]; \
reg70include/asm-sparc/kgdb.hst      %reg_tbr, [%reg + STACKFRAME_SZ + KGDB_TBR]; \
reg71include/asm-sparc/kgdb.hst      %reg_pc, [%reg + STACKFRAME_SZ + KGDB_PC]; \
reg72include/asm-sparc/kgdb.hst      %reg_npc, [%reg + STACKFRAME_SZ + KGDB_NPC];
reg74include/asm-sparc/kgdb.h#define LOAD_KGDB_GLOBALS(reg) \
reg75include/asm-sparc/kgdb.hld      [%reg + STACKFRAME_SZ + KGDB_G1], %g1; \
reg76include/asm-sparc/kgdb.hldd     [%reg + STACKFRAME_SZ + KGDB_G2], %g2; \
reg77include/asm-sparc/kgdb.hldd     [%reg + STACKFRAME_SZ + KGDB_G4], %g4; \
reg78include/asm-sparc/kgdb.hldd     [%reg + STACKFRAME_SZ + KGDB_G6], %g6;
reg80include/asm-sparc/kgdb.h#define LOAD_KGDB_INS(reg) \
reg81include/asm-sparc/kgdb.hldd     [%reg + STACKFRAME_SZ + KGDB_I0], %i0; \
reg82include/asm-sparc/kgdb.hldd     [%reg + STACKFRAME_SZ + KGDB_I2], %i2; \
reg83include/asm-sparc/kgdb.hldd     [%reg + STACKFRAME_SZ + KGDB_I4], %i4; \
reg84include/asm-sparc/kgdb.hldd     [%reg + STACKFRAME_SZ + KGDB_I6], %i6;
reg86include/asm-sparc/kgdb.h#define LOAD_KGDB_SREGS(reg, reg_y_and_psr, reg_pc_and_npc) \
reg87include/asm-sparc/kgdb.hldd     [%reg + STACKFRAME_SZ + KGDB_Y], %reg_y_and_psr; \
reg88include/asm-sparc/kgdb.hldd     [%reg + STACKFRAME_SZ + KGDB_PC], %reg_pc_and_npc;
reg24include/asm-sparc/winmacro.h#define STORE_WINDOW(reg) \
reg25include/asm-sparc/winmacro.hstd  %l0, [%reg + RW_L0]; \
reg26include/asm-sparc/winmacro.hstd  %l2, [%reg + RW_L2]; \
reg27include/asm-sparc/winmacro.hstd  %l4, [%reg + RW_L4]; \
reg28include/asm-sparc/winmacro.hstd  %l6, [%reg + RW_L6]; \
reg29include/asm-sparc/winmacro.hstd  %i0, [%reg + RW_I0]; \
reg30include/asm-sparc/winmacro.hstd  %i2, [%reg + RW_I2]; \
reg31include/asm-sparc/winmacro.hstd  %i4, [%reg + RW_I4]; \
reg32include/asm-sparc/winmacro.hstd  %i6, [%reg + RW_I6];
reg35include/asm-sparc/winmacro.h#define LOAD_WINDOW(reg) \
reg36include/asm-sparc/winmacro.hldd  [%reg + RW_L0], %l0; \
reg37include/asm-sparc/winmacro.hldd  [%reg + RW_L2], %l2; \
reg38include/asm-sparc/winmacro.hldd  [%reg + RW_L4], %l4; \
reg39include/asm-sparc/winmacro.hldd  [%reg + RW_L6], %l6; \
reg40include/asm-sparc/winmacro.hldd  [%reg + RW_I0], %i0; \
reg41include/asm-sparc/winmacro.hldd  [%reg + RW_I2], %i2; \
reg42include/asm-sparc/winmacro.hldd  [%reg + RW_I4], %i4; \
reg43include/asm-sparc/winmacro.hldd  [%reg + RW_I6], %i6;