1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16 #define DE4X5_BMR iobase+(0x000 << lp->bus)
17 #define DE4X5_TPD iobase+(0x008 << lp->bus)
18 #define DE4X5_RPD iobase+(0x010 << lp->bus)
19 #define DE4X5_RRBA iobase+(0x018 << lp->bus)
20 #define DE4X5_TRBA iobase+(0x020 << lp->bus)
21 #define DE4X5_STS iobase+(0x028 << lp->bus)
22 #define DE4X5_OMR iobase+(0x030 << lp->bus)
23 #define DE4X5_IMR iobase+(0x038 << lp->bus)
24 #define DE4X5_MFC iobase+(0x040 << lp->bus)
25 #define DE4X5_APROM iobase+(0x048 << lp->bus)
26 #define DE4X5_BROM iobase+(0x048 << lp->bus)
27 #define DE4X5_SROM iobase+(0x048 << lp->bus)
28 #define DE4X5_DDR iobase+(0x050 << lp->bus)
29 #define DE4X5_FDR iobase+(0x058 << lp->bus)
30 #define DE4X5_GPT iobase+(0x058 << lp->bus)
31 #define DE4X5_GEP iobase+(0x060 << lp->bus)
32 #define DE4X5_SISR iobase+(0x060 << lp->bus)
33 #define DE4X5_SICR iobase+(0x068 << lp->bus)
34 #define DE4X5_STRR iobase+(0x070 << lp->bus)
35 #define DE4X5_SIGR iobase+(0x078 << lp->bus)
36
37
38
39
40 #define EISA_ID iobase+0x0c80
41 #define EISA_ID0 iobase+0x0c80
42 #define EISA_ID1 iobase+0x0c81
43 #define EISA_ID2 iobase+0x0c82
44 #define EISA_ID3 iobase+0x0c83
45 #define EISA_CR iobase+0x0c84
46 #define EISA_REG0 iobase+0x0c88
47 #define EISA_REG1 iobase+0x0c89
48 #define EISA_REG2 iobase+0x0c8a
49 #define EISA_REG3 iobase+0x0c8f
50 #define EISA_APROM iobase+0x0c90
51
52
53
54
55 #define PCI_CFID iobase+0x0008
56 #define PCI_CFCS iobase+0x000c
57 #define PCI_CFRV iobase+0x0018
58 #define PCI_CFLT iobase+0x001c
59 #define PCI_CBIO iobase+0x0028
60 #define PCI_CBMA iobase+0x002c
61 #define PCI_CBER iobase+0x0030
62 #define PCI_CFIT iobase+0x003c
63 #define PCI_CFDA iobase+0x0040
64
65
66
67
68 #define ER0_BSW 0x80
69 #define ER0_BMW 0x40
70 #define ER0_EPT 0x20
71 #define ER0_ISTS 0x10
72 #define ER0_LI 0x08
73 #define ER0_INTL 0x06
74 #define ER0_INTT 0x01
75
76
77
78
79 #define ER1_IAM 0xe0
80 #define ER1_IAE 0x10
81 #define ER1_UPIN 0x0f
82
83
84
85
86 #define ER2_BRS 0xc0
87 #define ER2_BRA 0x3c
88
89
90
91
92 #define ER3_BWE 0x40
93 #define ER3_BRE 0x04
94 #define ER3_LSR 0x02
95
96
97
98
99 #define CFID_DID 0xff00
100 #define CFID_VID 0x00ff
101 #define DC21040_DID 0x0002
102 #define DC21040_VID 0x1011
103 #define DC21041_DID 0x0014
104 #define DC21041_VID 0x1011
105 #define DC21140_DID 0x0009
106 #define DC21140_VID 0x1011
107
108
109
110
111 #define DC21040 DC21040_DID
112 #define DC21041 DC21041_DID
113 #define DC21140 DC21140_DID
114
115 #define is_DC21040 ((vendor == DC21040_VID) && (device == DC21040_DID))
116 #define is_DC21041 ((vendor == DC21041_VID) && (device == DC21041_DID))
117 #define is_DC21140 ((vendor == DC21140_VID) && (device == DC21140_DID))
118
119
120
121
122 #define CFCS_DPE 0x80000000
123 #define CFCS_SSE 0x40000000
124 #define CFCS_RMA 0x20000000
125 #define CFCS_RTA 0x10000000
126 #define CFCS_DST 0x06000000
127 #define CFCS_DPR 0x01000000
128 #define CFCS_FBB 0x00800000
129 #define CFCS_SLE 0x00000100
130 #define CFCS_PER 0x00000040
131 #define CFCS_MO 0x00000004
132 #define CFCS_MSA 0x00000002
133 #define CFCS_IOSA 0x00000001
134
135
136
137
138 #define CFRV_BC 0xff000000
139 #define CFRV_SC 0x00ff0000
140 #define CFRV_SN 0x000000f0
141 #define CFRV_RN 0x0000000f
142 #define BASE_CLASS 0x02000000
143 #define SUB_CLASS 0x00000000
144 #define STEP_NUMBER 0x00000020
145 #define REV_NUMBER 0x00000003
146 #define CFRV_MASK 0xffff0000
147
148
149
150
151 #define CFLT_BC 0x0000ff00
152
153
154
155
156 #define CBIO_MASK 0xffffff80
157 #define CBIO_IOSI 0x00000001
158
159
160
161
162 #define CBER_MASK 0xfffffc00
163 #define CBER_ROME 0x00000001
164
165
166
167
168 #define CFDA_PSM 0x80000000
169
170
171
172
173 #define BMR_DBO 0x00100000
174 #define BMR_TAP 0x000e0000
175 #define BMR_DAS 0x00010000
176 #define BMR_CAL 0x0000c000
177 #define BMR_PBL 0x00003f00
178 #define BMR_BLE 0x00000080
179 #define BMR_DSL 0x0000007c
180 #define BMR_BAR 0x00000002
181 #define BMR_SWR 0x00000001
182
183 #define TAP_NOPOLL 0x00000000
184 #define TAP_200US 0x00020000
185 #define TAP_800US 0x00040000
186 #define TAP_1_6MS 0x00060000
187 #define TAP_12_8US 0x00080000
188 #define TAP_25_6US 0x000a0000
189 #define TAP_51_2US 0x000c0000
190 #define TAP_102_4US 0x000e0000
191
192 #define CAL_NOUSE 0x00000000
193 #define CAL_8LONG 0x00004000
194 #define CAL_16LONG 0x00008000
195 #define CAL_32LONG 0x0000c000
196
197 #define PBL_0 0x00000000
198 #define PBL_1 0x00000100
199 #define PBL_2 0x00000200
200 #define PBL_4 0x00000400
201 #define PBL_8 0x00000800
202 #define PBL_16 0x00001000
203 #define PBL_32 0x00002000
204
205 #define DSL_0 0x00000000
206 #define DSL_1 0x00000004
207 #define DSL_2 0x00000008
208 #define DSL_4 0x00000010
209 #define DSL_8 0x00000020
210 #define DSL_16 0x00000040
211 #define DSL_32 0x00000080
212
213
214
215
216 #define TPD 0x00000001
217
218
219
220
221 #define RPD 0x00000001
222
223
224
225
226 #define RRBA 0xfffffffc
227
228
229
230
231 #define TRBA 0xfffffffc
232
233
234
235
236 #define STS_BE 0x03800000
237 #define STS_TS 0x00700000
238 #define STS_RS 0x000e0000
239 #define STS_NIS 0x00010000
240 #define STS_AIS 0x00008000
241 #define STS_ER 0x00004000
242 #define STS_SE 0x00002000
243 #define STS_LNF 0x00001000
244 #define STS_FD 0x00000800
245 #define STS_TM 0x00000800
246 #define STS_AT 0x00000400
247 #define STS_RWT 0x00000200
248 #define STS_RPS 0x00000100
249 #define STS_RU 0x00000080
250 #define STS_RI 0x00000040
251 #define STS_UNF 0x00000020
252 #define STS_LNP 0x00000010
253 #define STS_TJT 0x00000008
254 #define STS_TU 0x00000004
255 #define STS_TPS 0x00000002
256 #define STS_TI 0x00000001
257
258 #define EB_PAR 0x00000000
259 #define EB_MA 0x00800000
260 #define EB_TA 0x01000000
261 #define EB_RES0 0x01800000
262 #define EB_RES1 0x02000000
263
264 #define TS_STOP 0x00000000
265 #define TS_FTD 0x00100000
266 #define TS_WEOT 0x00200000
267 #define TS_QDAT 0x00300000
268 #define TS_RES 0x00400000
269 #define TS_SPKT 0x00500000
270 #define TS_SUSP 0x00600000
271 #define TS_CLTD 0x00700000
272
273 #define RS_STOP 0x00000000
274 #define RS_FRD 0x00020000
275 #define RS_CEOR 0x00040000
276 #define RS_WFRP 0x00060000
277 #define RS_SUSP 0x00080000
278 #define RS_CLRD 0x000a0000
279 #define RS_FLUSH 0x000c0000
280 #define RS_QRFS 0x000e0000
281
282 #define INT_CANCEL 0x0001ffff
283
284
285
286
287 #define OMR_SDP 0x02000000
288 #define OMR_SCR 0x01000000
289 #define OMR_PCS 0x00800000
290 #define OMR_TTM 0x00400000
291 #define OMR_SF 0x00200000
292 #define OMR_HBD 0x00080000
293 #define OMR_PS 0x00040000
294 #define OMR_CA 0x00020000
295 #define OMR_BP 0x00010000
296 #define OMR_TR 0x0000c000
297 #define OMR_ST 0x00002000
298 #define OMR_FC 0x00001000
299 #define OMR_OM 0x00000c00
300 #define OMR_FD 0x00000200
301 #define OMR_FKD 0x00000100
302 #define OMR_PM 0x00000080
303 #define OMR_PR 0x00000040
304 #define OMR_SB 0x00000020
305 #define OMR_IF 0x00000010
306 #define OMR_PB 0x00000008
307 #define OMR_HO 0x00000004
308 #define OMR_SR 0x00000002
309 #define OMR_HP 0x00000001
310
311 #define TR_72 0x00000000
312 #define TR_96 0x00004000
313 #define TR_128 0x00008000
314 #define TR_160 0x0000c000
315
316
317
318
319 #define IMR_NIM 0x00010000
320 #define IMR_AIM 0x00008000
321 #define IMR_ERM 0x00004000
322 #define IMR_SEM 0x00002000
323 #define IMR_LFM 0x00001000
324 #define IMR_FDM 0x00000800
325 #define IMR_TMM 0x00000800
326 #define IMR_ATM 0x00000400
327 #define IMR_RWM 0x00000200
328 #define IMR_RSM 0x00000100
329 #define IMR_RUM 0x00000080
330 #define IMR_RIM 0x00000040
331 #define IMR_UNM 0x00000020
332 #define IMR_LPM 0x00000010
333 #define IMR_TJM 0x00000008
334 #define IMR_TUM 0x00000004
335 #define IMR_TSM 0x00000002
336 #define IMR_TIM 0x00000001
337
338
339
340
341 #define MFC_OVFL 0x00010000
342 #define MFC_CNTR 0x0000ffff
343
344
345
346
347 #define APROM_DN 0x80000000
348 #define APROM_DT 0x000000ff
349
350
351
352
353 #define BROM_MODE 0x00008000
354 #define BROM_RD 0x00004000
355 #define BROM_WR 0x00002000
356 #define BROM_BR 0x00001000
357 #define BROM_SR 0x00000800
358 #define BROM_REG 0x00000400
359 #define BROM_DT 0x000000ff
360
361
362
363
364 #define SROM_MODE 0x00008000
365 #define SROM_RD 0x00004000
366 #define SROM_WR 0x00002000
367 #define SROM_BR 0x00001000
368 #define SROM_SR 0x00000800
369 #define SROM_REG 0x00000400
370 #define SROM_DT 0x000000ff
371
372 #define DT_OUT 0x00000008
373 #define DT_IN 0x00000004
374 #define DT_CLK 0x00000002
375 #define DT_CS 0x00000001
376
377
378
379
380 #define FDR_FDACV 0x0000ffff
381
382
383
384
385 #define GPT_CON 0x00010000
386 #define GPT_VAL 0x0000ffff
387
388
389
390
391
392 #define GEP_LNP 0x00000080
393 #define GEP_SLNK 0x00000040
394 #define GEP_SDET 0x00000020
395 #define GEP_FDXD 0x00000008
396 #define GEP_PHYL 0x00000004
397 #define GEP_FLED 0x00000002
398 #define GEP_MODE 0x00000001
399 #define GEP_INIT 0x0000010f
400
401
402
403
404
405 #define SISR_LPC 0xffff0000
406 #define SISR_LPN 0x00008000
407 #define SISR_ANS 0x00007000
408 #define SISR_NSN 0x00000800
409 #define SISR_ANR_FDS 0x00000400
410 #define SISR_NRA 0x00000200
411 #define SISR_SRA 0x00000100
412 #define SISR_DAO 0x00000080
413 #define SISR_DAZ 0x00000040
414 #define SISR_DSP 0x00000020
415 #define SISR_DSD 0x00000010
416 #define SISR_APS 0x00000008
417 #define SISR_LKF 0x00000004
418 #define SISR_NCR 0x00000002
419 #define SISR_PAUI 0x00000001
420 #define SIA_RESET 0x00000000
421
422 #define ANS_NDIS 0x00000000
423 #define ANS_TDIS 0x00001000
424 #define ANS_ADET 0x00002000
425 #define ANS_ACK 0x00003000
426 #define ANS_CACK 0x00004000
427 #define ANS_NWOK 0x00005000
428 #define ANS_LCHK 0x00006000
429
430
431
432
433 #define SICR_SDM 0xffff0000
434 #define SICR_OE57 0x00008000
435 #define SICR_OE24 0x00004000
436 #define SICR_OE13 0x00002000
437 #define SICR_IE 0x00001000
438 #define SICR_EXT 0x00000000
439 #define SICR_D_SIA 0x00000400
440 #define SICR_DPLL 0x00000800
441 #define SICR_APLL 0x00000a00
442 #define SICR_D_RxM 0x00000c00
443 #define SICR_M_RxM 0x00000d00
444 #define SICR_LNKT 0x00000e00
445 #define SICR_SEL 0x00000f00
446 #define SICR_ASE 0x00000080
447 #define SICR_SIM 0x00000040
448 #define SICR_ENI 0x00000020
449 #define SICR_EDP 0x00000010
450 #define SICR_AUI 0x00000008
451 #define SICR_CAC 0x00000004
452 #define SICR_PS 0x00000002
453 #define SICR_SRL 0x00000001
454 #define SICR_RESET 0xffff0000
455
456
457
458
459 #define STRR_TAS 0x00008000
460 #define STRR_SPP 0x00004000
461 #define STRR_APE 0x00002000
462 #define STRR_LTE 0x00001000
463 #define STRR_SQE 0x00000800
464 #define STRR_CLD 0x00000400
465 #define STRR_CSQ 0x00000200
466 #define STRR_RSQ 0x00000100
467 #define STRR_ANE 0x00000080
468 #define STRR_HDE 0x00000040
469 #define STRR_CPEN 0x00000030
470 #define STRR_LSE 0x00000008
471 #define STRR_DREN 0x00000004
472 #define STRR_LBK 0x00000002
473 #define STRR_ECEN 0x00000001
474 #define STRR_RESET 0xffffffff
475
476
477
478
479 #define SIGR_LV2 0x00008000
480 #define SIGR_LE2 0x00004000
481 #define SIGR_FRL 0x00002000
482 #define SIGR_DPST 0x00001000
483 #define SIGR_LSD 0x00000800
484 #define SIGR_FLF 0x00000400
485 #define SIGR_FUSQ 0x00000200
486 #define SIGR_TSCK 0x00000100
487 #define SIGR_LV1 0x00000080
488 #define SIGR_LE1 0x00000040
489 #define SIGR_RWR 0x00000020
490 #define SIGR_RWD 0x00000010
491 #define SIGR_ABM 0x00000008
492 #define SIGR_JCK 0x00000004
493 #define SIGR_HUJ 0x00000002
494 #define SIGR_JBD 0x00000001
495 #define SIGR_RESET 0xffff0000
496
497
498
499
500 #define R_OWN 0x80000000
501 #define RD_FL 0x7fff0000
502 #define RD_ES 0x00008000
503 #define RD_LE 0x00004000
504 #define RD_DT 0x00003000
505 #define RD_RF 0x00000800
506 #define RD_MF 0x00000400
507 #define RD_FS 0x00000200
508 #define RD_LS 0x00000100
509 #define RD_TL 0x00000080
510 #define RD_CS 0x00000040
511 #define RD_FT 0x00000020
512 #define RD_RJ 0x00000010
513 #define RD_DB 0x00000004
514 #define RD_CE 0x00000002
515 #define RD_OF 0x00000001
516
517 #define RD_RER 0x02000000
518 #define RD_RCH 0x01000000
519 #define RD_RBS2 0x003ff800
520 #define RD_RBS1 0x000007ff
521
522
523
524
525 #define T_OWN 0x80000000
526 #define TD_ES 0x00008000
527 #define TD_TO 0x00004000
528 #define TD_LO 0x00000800
529 #define TD_NC 0x00000400
530 #define TD_LC 0x00000200
531 #define TD_EC 0x00000100
532 #define TD_HF 0x00000080
533 #define TD_CC 0x00000078
534 #define TD_LF 0x00000004
535 #define TD_UF 0x00000002
536 #define TD_DE 0x00000001
537
538 #define TD_IC 0x80000000
539 #define TD_LS 0x40000000
540 #define TD_FS 0x20000000
541 #define TD_FT1 0x10000000
542 #define TD_SET 0x08000000
543 #define TD_AC 0x04000000
544 #define TD_TER 0x02000000
545 #define TD_TCH 0x01000000
546 #define TD_DPD 0x00800000
547 #define TD_FT0 0x00400000
548 #define TD_RBS2 0x003ff800
549 #define TD_RBS1 0x000007ff
550
551 #define PERFECT_F 0x00000000
552 #define HASH_F TD_FT0
553 #define INVERSE_F TD_FT1
554 #define HASH_O_F TD_FT1| TD_F0
555
556
557
558
559 #define NC 0x0000
560 #define TP 0x0001
561 #define TP_NW 0x0002
562 #define BNC 0x0004
563 #define AUI 0x0008
564 #define BNC_AUI 0x0010
565 #define ANS 0x0020
566
567 #define _10Mb 0x0040
568 #define _100Mb 0x0080
569 #define SYM_WAIT 0x0100
570 #define INIT 0x0200
571
572 #define AUTO 0x4000
573
574
575
576
577 #define PCI 0
578 #define EISA 1
579
580 #define HASH_TABLE_LEN 512
581 #define HASH_BITS 0x01ff
582
583 #define SETUP_FRAME_LEN 192
584 #define IMPERF_PA_OFFSET 156
585
586 #define POLL_DEMAND 1
587
588 #define LOST_MEDIA_THRESHOLD 3
589
590 #define MASK_INTERRUPTS 1
591 #define UNMASK_INTERRUPTS 0
592
593 #define DE4X5_STRLEN 8
594
595
596
597
598 #define PERFECT 0
599 #define HASH_PERF 1
600 #define PERFECT_REJ 2
601 #define ALL_HASH 3
602
603 #define ALL 0
604 #define PHYS_ADDR_ONLY 1
605
606
607
608
609 #define NO 0
610 #define FALSE 0
611
612 #define YES !0
613 #define TRUE !0
614
615
616
617
618 #include <linux/sockios.h>
619
620 #define DE4X5IOCTL SIOCDEVPRIVATE
621
622 struct de4x5_ioctl {
623 unsigned short cmd;
624 unsigned short len;
625 unsigned char *data;
626 };
627
628
629
630
631 #define DE4X5_GET_HWADDR 0x01
632 #define DE4X5_SET_HWADDR 0x02
633 #define DE4X5_SET_PROM 0x03
634 #define DE4X5_CLR_PROM 0x04
635 #define DE4X5_SAY_BOO 0x05
636 #define DE4X5_GET_MCA 0x06
637 #define DE4X5_SET_MCA 0x07
638 #define DE4X5_CLR_MCA 0x08
639 #define DE4X5_MCA_EN 0x09
640 #define DE4X5_GET_STATS 0x0a
641 #define DE4X5_CLR_STATS 0x0b
642 #define DE4X5_GET_OMR 0x0c
643 #define DE4X5_SET_OMR 0x0d
644 #define DE4X5_GET_REG 0x0e