tag | line | file | source code |
outl | 58 | arch/alpha/kernel/irq.c | outl(cache_804, 0x804); |
outl | 90 | arch/alpha/kernel/irq.c | outl(cache_804, 0x804); |
outl | 665 | arch/alpha/kernel/irq.c | outl(cache_804, 0x804); |
outl | 238 | arch/alpha/lib/io.c | outl(*(unsigned int *) src, port); |
outl | 72 | arch/ppc/kernel/port_io.c | unsigned long outl_p(unsigned long val,int port) { return (outl(val,port)); } |
outl | 216 | drivers/block/cmd640.c | outl(k, 0xcf8); |
outl | 310 | drivers/block/triton.c | outl(virt_to_bus (HWIF(drive)->dmatable), dma_base + 4); /* PRD table */ |
outl | 366 | drivers/block/triton.c | outl(virt_to_bus(hwif->dmatable), base + 4); |
outl | 524 | drivers/net/3c59x.c | outl(config.i, ioaddr + Wn3_Config); |
outl | 679 | drivers/net/3c59x.c | outl(skb->len, ioaddr + TX_FIFO); |
outl | 683 | drivers/net/3c59x.c | outl((int)(skb->data), ioaddr + Wn7_MasterAddr); |
outl | 375 | drivers/net/de4x5.c | outl(imr, DE4X5_IMR); /* Enable the IRQs */\ |
outl | 381 | drivers/net/de4x5.c | outl(imr, DE4X5_IMR); /* Disable the IRQs */\ |
outl | 386 | drivers/net/de4x5.c | outl(imr, DE4X5_IMR); /* Unmask the IRQs */\ |
outl | 392 | drivers/net/de4x5.c | outl(imr, DE4X5_IMR); /* Mask the IRQs */\ |
outl | 401 | drivers/net/de4x5.c | outl(omr, DE4X5_OMR); /* Enable the TX and/or RX */\ |
outl | 407 | drivers/net/de4x5.c | outl(omr, DE4X5_OMR); /* Disable the TX and/or RX */ \ |
outl | 413 | drivers/net/de4x5.c | #define RESET_SIA outl(0, DE4X5_SICR); /* Reset SIA connectivity regs */ |
outl | 667 | drivers/net/de4x5.c | outl(i | BMR_SWR, DE4X5_BMR);\ |
outl | 669 | drivers/net/de4x5.c | outl(i, DE4X5_BMR);\ |
outl | 717 | drivers/net/de4x5.c | outl(0, PCI_CFDA); |
outl | 864 | drivers/net/de4x5.c | outl(virt_to_bus(lp->rx_ring), DE4X5_RRBA); |
outl | 865 | drivers/net/de4x5.c | outl(virt_to_bus(lp->tx_ring), DE4X5_TRBA); |
outl | 901 | drivers/net/de4x5.c | outl(0, DE4X5_SICR); |
outl | 902 | drivers/net/de4x5.c | outl(CFDA_PSM, PCI_CFDA); |
outl | 929 | drivers/net/de4x5.c | outl(0, PCI_CFDA); |
outl | 1015 | drivers/net/de4x5.c | outl(bmr, DE4X5_BMR); |
outl | 1022 | drivers/net/de4x5.c | outl(virt_to_bus(lp->rx_ring), DE4X5_RRBA); |
outl | 1023 | drivers/net/de4x5.c | outl(virt_to_bus(lp->tx_ring), DE4X5_TRBA); |
outl | 1042 | drivers/net/de4x5.c | outl(omr|OMR_ST, DE4X5_OMR); |
outl | 1050 | drivers/net/de4x5.c | outl(omr, DE4X5_OMR); /* Stop everything! */ |
outl | 1116 | drivers/net/de4x5.c | outl(POLL_DEMAND, DE4X5_TPD);/* Start the TX */ |
outl | 1170 | drivers/net/de4x5.c | outl(sts, DE4X5_STS); /* Reset the board interrupts */ |
outl | 1324 | drivers/net/de4x5.c | outl(POLL_DEMAND, DE4X5_TPD);/* Restart a stalled TX */ |
outl | 1381 | drivers/net/de4x5.c | outl(omr, DE4X5_OMR); |
outl | 1388 | drivers/net/de4x5.c | outl(omr | OMR_ST | OMR_SR, DE4X5_OMR); |
outl | 1428 | drivers/net/de4x5.c | outl(0, DE4X5_SICR); |
outl | 1429 | drivers/net/de4x5.c | outl(CFDA_PSM, PCI_CFDA); |
outl | 1477 | drivers/net/de4x5.c | outl(omr, DE4X5_OMR); |
outl | 1484 | drivers/net/de4x5.c | outl(POLL_DEMAND, DE4X5_TPD); /* Start the TX */ |
outl | 1549 | drivers/net/de4x5.c | outl(omr, DE4X5_OMR); |
outl | 1591 | drivers/net/de4x5.c | outl(PCI_COMMAND_IO | PCI_COMMAND_MASTER, PCI_CFCS); |
outl | 1592 | drivers/net/de4x5.c | outl(0x00004000, PCI_CFLT); |
outl | 1593 | drivers/net/de4x5.c | outl(iobase, PCI_CBIO); |
outl | 2042 | drivers/net/de4x5.c | outl(omr | OMR_FD, DE4X5_OMR); |
outl | 2089 | drivers/net/de4x5.c | outl(omr & ~OMR_FD, DE4X5_OMR); |
outl | 2123 | drivers/net/de4x5.c | outl(omr & ~OMR_FD, DE4X5_OMR); |
outl | 2154 | drivers/net/de4x5.c | outl(omr & ~OMR_FD, DE4X5_OMR); |
outl | 2197 | drivers/net/de4x5.c | outl(omr | OMR_FD, DE4X5_OMR); |
outl | 2385 | drivers/net/de4x5.c | outl(POLL_DEMAND, DE4X5_TPD); |
outl | 2399 | drivers/net/de4x5.c | outl(GEP_HRST, DE4X5_GEP); /* Hard RESET the PHY dev. */ |
outl | 2401 | drivers/net/de4x5.c | outl(0x00, DE4X5_GEP); |
outl | 2423 | drivers/net/de4x5.c | outl(irq_mask, DE4X5_IMR); |
outl | 2427 | drivers/net/de4x5.c | outl(sts, DE4X5_STS); |
outl | 2432 | drivers/net/de4x5.c | outl(csr12, DE4X5_SISR); |
outl | 2599 | drivers/net/de4x5.c | outl(POLL_DEMAND, DE4X5_TPD); |
outl | 2777 | drivers/net/de4x5.c | outl(lp->cache.csr0, DE4X5_BMR); |
outl | 2778 | drivers/net/de4x5.c | outl(lp->cache.csr6, DE4X5_OMR); |
outl | 2779 | drivers/net/de4x5.c | outl(lp->cache.csr7, DE4X5_IMR); |
outl | 2781 | drivers/net/de4x5.c | outl(GEP_INIT, DE4X5_GEP); |
outl | 2786 | drivers/net/de4x5.c | outl(gep, DE4X5_GEP); |
outl | 2853 | drivers/net/de4x5.c | outl(irq_mask, DE4X5_IMR); |
outl | 2857 | drivers/net/de4x5.c | outl(sts, DE4X5_STS); |
outl | 2883 | drivers/net/de4x5.c | outl(sts, DE4X5_STS); |
outl | 2900 | drivers/net/de4x5.c | outl(sigr, DE4X5_SIGR); |
outl | 2901 | drivers/net/de4x5.c | outl(strr, DE4X5_STRR); |
outl | 2902 | drivers/net/de4x5.c | outl(sicr, DE4X5_SICR); |
outl | 3039 | drivers/net/de4x5.c | outl(0, aprom_addr); /* Reset Ethernet Address ROM Pointer */ |
outl | 3233 | drivers/net/de4x5.c | outl(command, addr); |
outl | 3356 | drivers/net/de4x5.c | outl(command | j, ioaddr); |
outl | 3358 | drivers/net/de4x5.c | outl(command | MII_MDC | j, ioaddr); |
outl | 3367 | drivers/net/de4x5.c | outl(command, ioaddr); |
outl | 3369 | drivers/net/de4x5.c | outl(command | MII_MDC, ioaddr); |
outl | 3432 | drivers/net/de4x5.c | outl(GEP_HRST, DE4X5_GEP); |
outl | 3434 | drivers/net/de4x5.c | outl(0x00, DE4X5_GEP); |
outl | 3528 | drivers/net/de4x5.c | outl(omr, DE4X5_OMR); |
outl | 3535 | drivers/net/de4x5.c | outl(GEP_INIT, DE4X5_GEP); |
outl | 3536 | drivers/net/de4x5.c | outl(0, DE4X5_GEP); |
outl | 3540 | drivers/net/de4x5.c | outl(omr, DE4X5_OMR); |
outl | 3554 | drivers/net/de4x5.c | outl(omr, DE4X5_OMR); |
outl | 3561 | drivers/net/de4x5.c | outl(GEP_INIT, DE4X5_GEP); |
outl | 3562 | drivers/net/de4x5.c | outl(0, DE4X5_GEP); |
outl | 3566 | drivers/net/de4x5.c | outl(omr, DE4X5_OMR); |
outl | 3811 | drivers/net/de4x5.c | outl(POLL_DEMAND, DE4X5_TPD); /* Start the TX */ |
outl | 3819 | drivers/net/de4x5.c | outl(omr, DE4X5_OMR); |
outl | 3876 | drivers/net/de4x5.c | outl(omr, DE4X5_OMR); |
outl | 3914 | drivers/net/de4x5.c | outl(tmp.addr[0], DE4X5_OMR); |
outl | 748 | drivers/net/de4x5.h | outl(omr, DE4X5_OMR);\ |
outl | 749 | drivers/net/de4x5.h | outl(0, DE4X5_GEP);\ |
outl | 753 | drivers/net/de4x5.h | outl(omr | OMR_TTM, DE4X5_OMR);\ |
outl | 754 | drivers/net/de4x5.h | outl((de4x5_full_duplex ? 0 : GEP_FDXD), DE4X5_GEP);\ |
outl | 772 | drivers/net/de4x5.h | outl(omr, DE4X5_OMR);\ |
outl | 776 | drivers/net/de4x5.h | outl(omr | OMR_PS | OMR_HBD | OMR_PCS | OMR_SCR, DE4X5_OMR);\ |
outl | 777 | drivers/net/de4x5.h | outl((de4x5_full_duplex ? 0 : GEP_FDXD) | GEP_MODE, DE4X5_GEP);\ |
outl | 786 | drivers/net/de4x5.h | outl(omr, DE4X5_OMR);\ |
outl | 789 | drivers/net/de4x5.h | outl(omr | OMR_PS | OMR_HBD | OMR_PCS | OMR_SCR, DE4X5_OMR);\ |
outl | 790 | drivers/net/de4x5.h | outl(GEP_FDXD | GEP_MODE, DE4X5_GEP);\ |
outl | 80 | drivers/net/dgrs.c | #define OUTL(ADDR, VAL) outl(VAL, ADDR) |
outl | 80 | drivers/net/dgrs_driver.c | #define OUTL(ADDR, VAL) outl(VAL, ADDR) |
outl | 351 | drivers/net/hp100.h | outl( data, ioaddr + HP100_REG_##reg ) |
outl | 684 | drivers/net/smc9194.c | outl( (length +6 ) << 16 , ioaddr + DATA_1 ); |
outl | 447 | drivers/net/tulip.c | #define tio_write(val, port) outl(val, ioaddr + port) |
outl | 1535 | drivers/scsi/53c7,8xx.h | outl((value), NCR53c7x0_address_io + (address))) |
outl | 476 | drivers/scsi/AM53C974.c | outl(config_cmd, 0xCF8); /* ioreg 0 */ |
outl | 480 | drivers/scsi/AM53C974.c | outl(config_cmd | PCI_COMMAND, 0xCF8); pci_config._status_command = inl(0xCFC); |
outl | 481 | drivers/scsi/AM53C974.c | outl(config_cmd | PCI_CLASS_REVISION, 0xCF8); pci_config._class_revision = inl(0xCFC); |
outl | 482 | drivers/scsi/AM53C974.c | outl(config_cmd | PCI_CACHE_LINE_SIZE, 0xCF8); pci_config._bist_header_latency_cache = inl(0xCFC); |
outl | 483 | drivers/scsi/AM53C974.c | outl(config_cmd | PCI_BASE_ADDRESS_0, 0xCF8); pci_config._base0 = inl(0xCFC); |
outl | 484 | drivers/scsi/AM53C974.c | outl(config_cmd | PCI_BASE_ADDRESS_1, 0xCF8); pci_config._base1 = inl(0xCFC); |
outl | 485 | drivers/scsi/AM53C974.c | outl(config_cmd | PCI_BASE_ADDRESS_2, 0xCF8); pci_config._base2 = inl(0xCFC); |
outl | 486 | drivers/scsi/AM53C974.c | outl(config_cmd | PCI_BASE_ADDRESS_3, 0xCF8); pci_config._base3 = inl(0xCFC); |
outl | 487 | drivers/scsi/AM53C974.c | outl(config_cmd | PCI_BASE_ADDRESS_4, 0xCF8); pci_config._base4 = inl(0xCFC); |
outl | 488 | drivers/scsi/AM53C974.c | outl(config_cmd | PCI_BASE_ADDRESS_5, 0xCF8); pci_config._base5 = inl(0xCFC); |
outl | 489 | drivers/scsi/AM53C974.c | outl(config_cmd | PCI_ROM_ADDRESS, 0xCF8); pci_config._baserom = inl(0xCFC); |
outl | 490 | drivers/scsi/AM53C974.c | outl(config_cmd | PCI_INTERRUPT_LINE, 0xCF8); pci_config._max_min_ipin_iline = inl(0xCFC); |
outl | 501 | drivers/scsi/AM53C974.c | outl(config_cmd | PCI_COMMAND, 0xCF8); outw(pci_config._command, 0xCFC); } |
outl | 302 | drivers/scsi/AM53C974.h | #define AM53C974_write_32(addr,x) outl((x), io_port + (addr)) |
outl | 330 | drivers/scsi/AM53C974.h | #define AM53C974_PCIREG_WRITE_DWORD(instance,x,a) ( outl((x), (a) + (instance)->io_port) ) |
outl | 4291 | drivers/scsi/advansys.c | outl(address, 0xCF8); |
outl | 4368 | drivers/scsi/advansys.c | outl(address, 0xCF8); |
outl | 395 | drivers/scsi/aha1740.c | outl(virt_to_bus(ecb+ecbno), MBOXOUT0); |
outl | 334 | drivers/scsi/u14-34f.c | outl((unsigned int)cpp, sh[j]->io_port + REG_OGM); |
outl | 671 | drivers/scsi/u14-34f.c | outl((unsigned int)cpp, sh[j]->io_port + REG_OGM); |
outl | 794 | drivers/scsi/ultrastor.c | outl((unsigned int)my_mscp, config.ogm_address); |
outl | 908 | drivers/scsi/ultrastor.c | outl((int)&config.mscp[mscp_index], config.ogm_address); |
outl | 128 | include/asm-alpha/io.h | #ifndef outl |
outl | 149 | include/asm-alpha/io.h | # define outl_p outl |
outl | 71 | include/asm-ppc/io.h | unsigned long outl(unsigned long val,int port); |
outl | 82 | include/asm-ppc/io.h | static inline unsigned long outl_p(unsigned long val,int port) { return (outl(val,port)); } |